

International Journal of INTELLIGENT SYSTEMS AND APPLICATIONS IN ENGINEERING

ISSN:2147-6799

www.ijisae.org

**Original Research Paper** 

# Design and Implementation of Intelligent System of Low Power Sleepy Stack for the SRAM (Static Random-Access Memory)

Ravi H. Talawar<sup>1</sup>, Ramachandra A. C.<sup>2</sup>

Submitted: 07/09/2023 Revised: 23/10/2023 Accepted: 08/11/2023

**Abstract**—Different SRAM cell typologies includes 10T, 9T, 8T, and 7T in performance improvement and stability that enhances in specific regions as a trade-of. The count of the transistors have the possibility to be reduces to compensate certain area with the dynamic CMOS logic utilization that have the possibility in high performance maintenance. The current research focused on a intelligent sleepy technique along with AVS design is proposed for low-power SRAM for reducing power consumption utilizing multi-threshold CMOS circuit. Therefore, the SRAM is implemented in the research using sleep transistors along with an additional leakage current feedback-transistor along with MTCMOS primary structure which is implemented with an effective result in terms of certain factors such as delay, area, and power.

Key Terms—SRAM, Leakage, Sleepy Keeper Transistor, Dynamic Power, CMOS design, PMOS design.

# **1. Introduction**

In the previous researches, miniaturization and performance of an associated device was considered as the main design issues, especially of a VLSI designer. Recently, a high-performance integrated circuits that are executed in deep sub-micron technology. There are plenty of previous researches has been carried out in the experimentation process with the portable devices development and design for emerging applications that includes space applications, wireless body-sensing networks, medical equipment implant, etc. Further, the utilization of scale-down in the node of technology, outcomes to enhance in the dissipation of static power. In order to reduce the leakage-power dissipation, different power reduction methods are used that includes leakage feedback, stack keeper along with bodybias, and sleepy keeper [1].

Moreover, the utilization of static RAM in embedded controllers' needs minimum write and read time. Because of the significant enhancement of lower voltage and power on memory systems recently, SRAM [2] highlight in the certain research sector. The development of On-chip memory with the array that are tightly packed with theStatic RAM cells that enables increased quality. A 6T- SRAM [3] has been used for a memory cell and the two types of power dissipation presented in an electronic circuit such as static

<sup>1</sup>Assistant Professor, Department Electronics and Communication Engg., Visvesvaraya Technological University, Belagavi

<sup>2</sup>Professor & Research Supervisor, (Visvesvaraya Technological University, Belagavi), Department of Electronics and Communication Engg., Nitte Meenakshi Institute of Technology, Bangalore Talawar.ravi@gmail.com ramachandra.ac@nmit.ac.in power dissipation and switching power. In the time of performance on active mode during the device is under ON-state, hence the power dissipation is considered as a major process due to the semiconductor staticcomponents and switching power. With the execution of sleep or standby mode operation, the devices are found in the OFF state, for this the standby leakage current is considered as a responsible process for the dissipation of power. With the utilization of technology measuring the leakage power was commanding and the dynamic power, therefore is considered as a primary design issue to the VLSI designers, which was considered as that most of the devices that are portable with the battery operated [4].

While designing the low-power VLSI circuit, the dissipation of power is considered as one of the challenging problems that is integrated with threshold voltage. Therefore, the minimization of threshold voltage maximizes the sub-threshold current leakage with the leakage power-dissipation enhancement that plays a significant part in total dissipation of power. Because of the leakage powerproblem, certain devices that are executed by battery for a long period in the mode of standby that are drained-out fast. To reduce the issues on SRAM was developed with dual- control-stacked-inverter that exploits dual-control-signals [5].

The current research mainly focused on a intelligent sleepy stack technique with adaptive voltage scaling -AVS design development for low-power SRAM [6], [3] for minimizing power consumption utilizing multi-threshold CMOS circuit. The main contribution of the current research as follows: Section 2 explains the existing researches on low-power SRAM with the certain factors analyze and work process ondifferent design metrics. Section 3 defines the

proposed method for low power SRAM for reducing powerconsumption using multi-threshold CMOS circuit. Section 5 explains the results and analysis with the power optimization methodologies and parameters. Finally, Section 6 explains the conclusion of the paper.

# 2. Literature Review

In [7], the research utilized an SEHF11T (11 transistors) processed on the SRAM cell with the high RSNM - readstatic-noise-margin and write-static-noise-margin - WSNM. Therefore, the eradicates the write half-select-disturb utilizing cross-point-data-aware write-word-lines, that have the possibility to mitigate the structure of bit-interleaving to minimize multiple-bit-upset and maximizes soft-error immunity. This method has been analyzed and estimated with the PVT effect that defines temperature, voltage, and process variations on different design performance metrics when compared to the other cells. Further, the utilization of WSNM enhancement by eradicating the cross-coupledinverters pair feedback while write operation that indicates the power-cutoff-write-assist method. Nevertheless, SEWA10T cell required more period to execute the read operation because of the decoupled-reading-buffer employment, developed by three series-connectedtransistors.

In [8], KLECTOR - Keeper-in-Leakage-Control-Transistor has been used in the research to minimize leakage currents presented in SRAM architecture. This research focused on the SRAM impact on the leakage current in the "standby mode" that was processed by the fabric that minimize threshold voltage. Normally, KELECTOR circuit developed with minimum power consumption by limiting the current flow via devices of minimum voltage drops and completely dependent on the self-controlled transistor exhibited at the outcome node. It was denoted that the outcome on the static-leakage power in the write-operation, which was minimized to 63% & 69% executed for the operation (read). This design was experimented with the Cadence EDA, and Virtuoso tool.

In [9], the main focus of the research to include the procedures on current leakage-power procedures with a super low-voltage and low-power SRAM that was executed using each method. By executing the analysis in memory cell, an unmistakable consideration was captured with the development of memory cells. This research utilized 16 x 16 SRAM array structure, which was developed utilizing SRAM, column decoder, address, and sense amplifier design. This research explained the SRAM cell design was have the capability to diminish the power dissipation leakage. The outcome obtained from the research with a 47.81% and 53.63% minimized in power dissipation in the absence of performance destruction executed in the array structure and memory-cell-level method. Possibly, the significant issues that are considered in the research are

examined with the viable and new circuit execution method that minimized the power dispersal in the absence of circuit model compensation execution.

In [10], modified SRAM architecture has been utilized with minimum power dissipation. This research mainly concentrated on the utilization of 9T-SRAM-Cell to optimize a conventional SRAM with a single-bit-memory cell and therefore, designed a stable procedure along with low-power consumption and achieved low PDP - Power-Delay-Product by differing executing frequency measured in range of MHz. Further, a 4x4 SRAM array was executed with the comparative analysis amidst 9T-SRAM cell and 6T-SRAM cell with the minimization of power at 62.83% acquired in this system with the previous system at a 2GHz operating frequency. This paper defines a 62.27% power reduction was acquired for the structure of array and the single-bit 9T PDP - power-delay-product and power dissipation which was lesser, when compared to the conventional 6T-SRAM. Also, this research implemented with the utilized method of SRAM to an array with the connecting peripherals. Here, used a forced sleep method, which was a combination of sleep effect and forced stack method. While using the sleep transistor method in the existing research, PMOS was coupled amidst Vdd and pullup track. Nevertheless, NMOS was coupled amidst ground and the pull-down track, at the same time in using theforced sleep method, the connection applied was reversed.

# 3. Proposed Methodology

The current research focused on a intelligent sleepy techniquealong with AVS design is proposed for low-power SRAM for reducing power consumption utilizing multithreshold CMOS circuit. Therefore, the SRAM us implemented in the research using sleep transistors along with an additionalleakage current feedback-transistor along with MTCMOS primary structure which is implemented with an effective results in terms of certain factors such as delay, area, and power. Therefore, the power dissipation of dynamic and static power with the delay formed by sleep transistors are substantially minimized when the sleep transistors development such as leakage-current-feedbacktransistor addition. As a next step, the power optimization has been utilized in the research that performs to minimize package cost and to broaden batter life to minimize SRAM circuit power dissipation (total). Finally, effective layout has been developed and designed for SRAM circuit and COMS to minimize the area than existing method.

# A. Conventional SRAM:

The conventional SRAM used in the research helps to store binary data (1 bit) with the SRAM [11] cell development, that utilizes a bi-stable-latching-circuitry. Therefore, the memory cell used in the research defined with the 2 stable states that denoted as 1 and 0. The 2 inverters circuits used in the research are integrated with the cross coupled mutually. After this, 2 more NMOS transistors that defined as Cnt\_N is used in the process that control access, especially in the storage cell while executing both write and read operations. Further, gate terminal control transistors are interconnected to the operation signal (both read & write) WL - Word Line and six MOSFET has been used to store cell data in memory with the typical SRAM. When WL runs high, control-access transistors tend to be turned ON, especially for write operation. Here, two complementary bit-lines including BL and BLB are used in the operation with the cell connection with the data transcribed in memory cell. However, SRAM-cell is inaccessible from bit lines (both), after this the SRAM settled in standby mode with the unchanged stored value. Fig. 1 represents the conventional SRAM and Fig. 2 defines the transient waveform.



Fig. 2. Transient Waveform

#### B. Sleepy SRAM:

The sleepy SRAM executed with the circuit level methods that are performed earlier for minimizing sub- thresholdleakage-power method, which is a sleepy method. Therefore, the technology on sleepy SRAM utilizes sleep transistors in two places which has different phases. The pull-up network presented amidst Vdd (ST\_P) and pulldown network presented amidst (ST\_N) and Gnd. Here, the size of sleep transistor is provided, which is relative to either pull-down or pull-up transistor interconnected to the sleep transistor and the sleepy SRAM represented in Fig. 3.

# 1) Active Mode

In the active mode state, the sleep signal represented as slp indicates the logic 1 with complementary sleep signal represented as slpb and voltage level, represented logic 0 with voltage level. Further, the sleep transistors (ST\_P, ST\_N) represented in active mode are ON. In the execution, when the power provided to the circuit with the sleep transistors turned ON with the outcome node on VP defined at VDD with the VG node presented at ground potential.

### 2) Sleep Mode

In the execution of sleep mode with the sleep signal represented as slp denoted with logic-0 with complementary sleep signal and voltage level slpb that defined the logic-1 voltage level. The sleep transistor denoted as ST\_N and ST\_P which are on the OFF state. Because of this reason, the ground and supply are isolated from the logic-circuit. Eventually, the static-power is set as virtually 0. Because of the effect on stack, the off-resistance increased with the minimization of leakage current. The technique generates state destruction with the floating voltage output, however, the outcome procured with the floating values after sleep mode. Addition of sleep transistors enhances the delay as well as area. In case of WL - word line raises high, the control-access transistorsare in the position of ON condition, especially in the writing operation. Therefore, there are two complementary bit-lines that includes BL and BLB are interconnected to the cell, and the data obtained are written in the proper cell memory. In certain stage, SRAM cell is inaccessible from bit lines, while it was in standby mode. Here, the stored value sustains in unchanged position with the suppressed leakage current. These functioning are represented in Fig. 3.



Fig. 3. Sleepy SRAM

#### C. Stack SRAM:

The stack method has been utilized in the research, which is considered as the another low-power-reduction strategy. Normally, it segregates the present transistor into 2-pieces and the transistors which was duplicated enable little reverse bias amidst the source and gate during the 2 transistors was in the OFF position (turned off) simultaneously. Because of the sub-threshold present dependency processed on gate bias with enhanced area and delay, obtained with a significant current minimization. Probably, certain execution resolves sleep method's limits with the help of maintaining state, however it enhances wake-up time. Eventually, the SRAM logic state circuit is also can be retained. Fig. 4 represents the Stack SRAM Inverter.



#### 1) Sleepy Keeper SRAM

This approach holds the sleepy method circuits maintain similar and in-addition with the P\_MOS that defined as ST P K and N MOS that defined as P MOS transistors, that are combined in parallel amidst vdd, pull-down and pull-up network with gnd. Therefore, the effective way to utilize the CMOS transistors and PMOS that are interconnected to NMOS and Vdd connection to gnd. At the same time, the NMOS transistors in the process are widely known for becoming ineffective at shifting Vdd and the PMOs-transistors are widely known for becoming inefficient at shifting Gnd. Certain floating voltage output has been surmount with the introduction of sleepy-keeper method. In case of sleep-mode, the ST\_P sleepy PMOStransistors has to be turned OFF with the N\_MOStransistors (ST\_N\_K) interconnected amidst oull-up n/w and VDD that holds specific data that represented as "1", which is turned "ON". Likewise, in order to turn "ON" the P\_MOStransistor with the data holding '0', that are interconnected amidst the GND and pull-down N/W with the ST N sleepy NMOS-transistor to turn in the state "OFF". Hence, this enables to keep the specific data utilized in the process are safe, especially in sleep or standby mode. During the WL drives high with the turned "ON" position of control- access transistors in writing operation. The 2-complementary bitlines such as BL and BLB in writing operation are interconnected to the cell with the written message on data in memory cell. In certaincases, SRAM cell is unobtainable from bit lines after the SRAM denoted in standby-mode, in the certain cases, the stored data keeps unchanged. Fig. 5 & 6 represents the Sleepy Keeper SRAM and transient waveform of it.



Fig. 5. Sleepy Keeper SRAM



Fig. 6. Transient Waveform for sleepy Keeper SRAM

#### D. LECTOR SRAM

The main theme of using this method is to enhance the transistor number in the "OFF" state in the gnd path and source. Therefore, the 2-leakage control transistors that includes NMOS (LCT N) and PMOS (LCT P) interconnected amidst pull-down and pull-up network. The PMOS gate terminal is interconnected to empty the SRAM\_N pull-down network, which is interconnected to empty the SRAM\_P pull-up network. The PMOS body terminal is interconnected to Vdd and NMOS is interconnected to gnd. In the process of sleep-mode, the selection of NMOS transistor or PMOS transistors (any one) should be in the "OFF" state or close to cut-off area. Normally, this raises the path in resistance amidst gnd and Vdd and this method, also minimized the leakage power. Hence, the LCT-transistor size is optimized in the research for effective outcome and the enhancement of dynamic power with the SRAM static-power is minimized.



Fig. 7. Process of LECTOR SRAM

During the WL drives high with the turned "ON" position of control- access transistors in writing operation. The 2-complementary bit-lines such as BL and BLB in writing operation are interconnected to the cell with the written message on data in memory cell. In certain cases, SRAM cell is unobtainable from bit lines after the SRAM denoted in standby-mode, in the certain cases, the stored data keeps unchanged. Fig. 7 indicates the process of LECTOR SRAM and Fig. 8 & 9 represents the LECTOR SRAM and transient waveform of it.



Fig. 8. LECTOR SRAM



Fig. 9. Transient Waveform for LECTOR SRAM

#### 1) Sleepy Keeper LECTOR SRAM

This method are processed with a combination of LECTOR and sleepy keeper method. During the process of sleep mode with the sleepy transistor represented as ST\_P and ST\_N, which are turned OFF. Therefore, the parallel transistors includes ST\_P\_K and ST\_N\_K that helps in holding the data in sleep-mode that reduces the leakage power and the power minimization done by LCT\_N and LCT\_P due to the multiple transistors in sleep mode and

"OFF" state that enhances the resistance path amidst gnd and vdd. During the WL drives high with the turned "ON" position of control- access transistors in writing operation. The 2-complementary bit-lines such as BL and BLB in writing operation are interconnected to the cell with the written message on data in memory cell. In certain cases, SRAM cell is unobtainable from bit lines after the SRAM denoted in standby-mode, in the certain cases, the stored data keeps unchanged. Fig. 10 & 11 represents the Sleepy Keeper LECTOR SRAM and transient waveform of it.



Fig. 10. Sleepy Keeper LECTOR SRAM



Fig. 11. Transient Waveform for Sleepy Keeper LECTOR SRAM

#### 2) Sleepy Stack SRAM

The sleepy stack SRAM [12] structure used in the research defines a intelligent technique that minimizes leakage power with the integration of the sleep and stack transistor structure. Here, the sleep stack method has 2-modes that define as first and second mode in sleep condition. By using a forced stack method in the research, the previous transistors used are split into 2-transistors with the benefits of stack structure from the effect of stack. On the other hand, sleep transistors are placed parallel to a transistor(stacked) to achieve state retention and low-power leakage by integrating these techniques.

#### Active Mode

In the Active Mode, the sleep transistors are in "ON" state of the sleepy-stack transistor. Therefore, this mode

have the possibility to allow for circuit delay minimization and all the presented sleep transistors are in "ON" state, in the mode of active that outcomes in a rapid switching time. During the process of transistor, which is parallel to sleeptransistors, the voltage of threshold value may be attained to high.

#### Sleep Mode

In the sleep-mode, the transistors are disabled with the preservation of precise logic state using the structure of sleepy stack. It is noted that the sleep transistors are being in a state of "OFF" that results in the effect of stack that minimizes leakage power consumption. Utilizing the sleep stack method enhances the speed in different ways during the sleep transistor on the state of "ON", and current flows via the circuit. Hence, it is significant to switch circuitspeed and it is enhanced with the minimized delay.



Fig. 12. SRAM block using Sleepy Stack Technique

## E. SNM (Static Noise Margin)

The memory cell stability has been acquired in the noise presence is evaluating utilizing static noise margin.

Therefore, it can be featured with the lowest-voltage that should be enabled to store nodes for a certain state to flip. There is a possibility to measure SNM by including the voltage transfer features of the 2-inverters that imparted in the memory cell. Further, the inverters of memory cell's are developed to manage stable states with the output nodes includes the data that is stored in the memory. Further, the node voltages initialized varying due to the noise presented at the storage nodes that results in a cell stability decline of 55. The utilization of SNM evaluates the maximum permit level of noise voltage with the capability of these inverters management with their current state in the noise presence. [14]

Moreover, employed an advanced low-power processors with DVS - dynamic-voltage-scaling, which is considered as a feasible option, especially for power reduction. With the help of the DVS, the operation of system is executed in the highest frequency at the specific supply VDD and VDDnom that defines nominal supply-voltage. Therefore, it can be operated in low power-mode at the scaled-VDD. The significant utilization of supply voltage, which is minimized than its value at nominal stage in the scheduled tasks completion with the minimum energy usage amount.

In the modern digital VLSI-systems [13] along with the utilization of SRAM cells that share a substantial portion

that have the similar supply-voltage with the other processing units. Therefore, since the another digital components that are executed at their lowest energy-point with the continuation of SRAM that operates with reliability at specific scaled VDD. The different stages such as M1, M2, M3, M4, M5, M6, and M7 that defines Conventional Technique, Sleepy SRAM, Stack SRAM, Sleepy Keeper Technique, LECTOR technique, SK-LCT technique [15], and Sleepy Stack SRAM.

# 4. Results and Discussion

The current research focused on a intelligent sleepy techniquealong with AVS design is proposed for low-power SRAM for reducing power consumption utilizing multithreshold CMOS circuit. In the part of power dissipation, it has been analyzed with the PDP - Power-Delay-Product -PDP, Leakage-current, Energy-delay-product - EDP, and PEP - Power-Energy-Product, duty-cycle, and Clock Frequency. The layout of the developed schematic for existing design has been mentioned in the research previously. Theparameter used in the research such as Area (µm), tpdf (ps), tpdr (ps), propagation delay tpd (ps), Static power (W), dynamic power NMOS (W), dynamic power PMOS (W), power (J), energy (J), PDP (J), PEP (J), EDP (J), clock frequency (Hz), and duty cycle (Q) on power optimization methodologies such as M1 (con), M2 (sleepy), M3 (stack), M4 (SK), M5(LEC), M6(SK\_LEC), and M7 (SS-hvt transistor) represented in Table I. Here, in the current research, Fig. 13 represents the layout of the conbf, the conventional technique.



Fig. 13. Layout of the Conventional Techniques

The layout of the LEC, SK, SK\_LCT, sleepy layout, sleepy stack, and stack has been denoted in the simulation process in Fig. 14- a, b, c, e and f.



Fig. 14. (a) LEC (b) SK ( c) SK\_LCT (d) Sleepy layout ( e) Sleepy Stack & (f) Stack

 Table I Comparison Of Proposed Work With The Existing Researches With The Power Optimization Methodologies Based

 On Parameters

|        | Parameter                     | Power Optimization Methodologies |             |            |            |            |             |                           |  |  |  |  |
|--------|-------------------------------|----------------------------------|-------------|------------|------------|------------|-------------|---------------------------|--|--|--|--|
| SL. No |                               | M1 (con)                         | M2(sleepy)  | M3(stack)  | M4(SK)     | M5(LEC)    | M6(SK_LEC)  | M7 (SS-hvt<br>transistor) |  |  |  |  |
| 1      | Area (µm)                     | 3.3885                           | 6.0648      | 6.3474     | 7.5187     | 6.8464     | 9.8757      | 8.502975                  |  |  |  |  |
| 2      | tpdf (ps)                     | 10.882                           | 5.874       | 7.454      | 5.536      | 5.642      | 4.436       | 5.833                     |  |  |  |  |
| 3      | tpdr (ps)                     | 28.306                           | 26.660      | 28.264     | 29.796     | 29.979     | 49.648      | 11.228                    |  |  |  |  |
| 4      | Propagation<br>Delay tpd (ps) | 19.594                           | 16.267      | 17.859     | 17.666     | 17.810     | 27.042      | 8.530                     |  |  |  |  |
| 5      | Static Power<br>(W) Vin=0V    | 2.381E-6                         | 76.148E-12  | 712.94E-12 | 43.481E-12 | 1.036E-6   | 42.503E-12  | 146.87E-12                |  |  |  |  |
| 6      | Static Power<br>(W) Vin=1V    | 1.427E-6                         | 35.13E-12   | 421.81E-9  | 26.641E-12 | 5.633E-9   | 25.318E-12  | 9.154E-12                 |  |  |  |  |
| 7      | Dynamic Power (W)<br>NMOS     | 13.559E-9                        | 30.364E-12  | 2.417E-9   | 45.246E-12 | 459.26E-12 | 11.990E-12  | 40.709E-12                |  |  |  |  |
| 8      | Dynamic<br>Power (W)PMOS      | 133.29E-9                        | 167.874E-12 | 29.047E-9  | 192.56E-12 | 47.855E-9  | 111.554E-12 | 206.854E-12               |  |  |  |  |

| 9  | Power (W)     | 1.041E-6  | 363.603E-9  | 651.243E-9  | 363.378E-9 | 526.87E-9  | 220.169E-9  | 336.64E-9   |
|----|---------------|-----------|-------------|-------------|------------|------------|-------------|-------------|
| 10 | Energy (J)    | 2.560E-15 | 601.591E-18 | 1.513E-15   | 450.56E-18 | 1.511E-15  | 445.682E-18 | 354.708E-18 |
| 11 | PDP (J)       | 20.40E-18 | 5.914E-18   | 11.630E-18  | 6.419E-18  | 9.383E-18  | 5.953E-18   | 2.871E-18   |
| 12 | PEP (J)       | 2.665E-21 | 218.741E-24 | 985.966E-24 | 163.72E-24 | 796.17E-24 | 98.125E-24  | 119.409E-24 |
| 13 | EDP (J)       | 50.17E-27 | 9.786E-27   | 27.038E-27  | 7.959E-27  | 26.914E-27 | 12.052E-27  | 3.025E-27   |
|    | Clock         |           |             |             |            |            |             |             |
| 14 | Frequency(Hz) | 500M      | 500M        | 500M        | 500M       | 500M       | 500M        | 500M        |
| 15 | Duty Cycle Q  | 69.73     | 69.53       | 69.64       | 69.48      | 69.88      | 41.69       | 74.98       |
|    | (%)           |           |             |             |            |            |             |             |

This research also compared with the parameters in the research such as Area (µm), tpdf (ps), tpdr (ps), propagation delay tpd (ps), Static power (W), dynamic power NMOS (W), dynamic power PMOS (W), power (J), energy (J), PDP (J), PEP (J), EDP (J), clock frequency (Hz), and duty cycle (Q) on power optimization methodologies such as M1 (con), M2 (sleepy), M3 (stack), M4 (SK), M5(LEC), M6(SK\_LEC), compared with M7 (SS-hvt transistor) represented in Table II with increment and decrement

values. The inc represents the proposed value increased compared to existing method and dec represents the proposed method value decreases compared to existing method.

A. Comparison table on Parameter with the value increment and value decrement on M1, M2, M3, M4, M5, and M6 with M7

| Table II                                                                        |               |    |
|---------------------------------------------------------------------------------|---------------|----|
| Parameter With The Value Increment And Value Decrement On M1, M2, M3, M4, M5, A | And M6 With M | 17 |

| SL. No | Parameter                     | M1 vsM7 |     | M2 vsM7 |     | M3 vsM7 |     | M4 vsM7 |     | M5 vs M7 |     | M6 vsM7 |     |
|--------|-------------------------------|---------|-----|---------|-----|---------|-----|---------|-----|----------|-----|---------|-----|
| 1      | Area (µm)                     | 60.15   | inc | 28.67   | inc | 25.35   | inc | 11.58   | inc | 19.48    | inc | 16.14   | dec |
| 2      | tpdf (ps)                     | 86.56   | dec | 0.70    | dec | 27.79   | dec | 5.09    | inc | 3.27     | inc | 23.95   | inc |
| 3      | tpdr (ps)                     | 60.33   | dec | 57.88   | dec | 60.27   | dec | 62.32   | dec | 62.55    | dec | 77.38   | dec |
| 4      | Propagation Delay<br>tpd (ps) | 56.47   | dec | 47.56   | dec | 52.24   | dec | 51.72   | dec | 52.11    | dec | 68.46   | dec |
| 5      | Static Power (W)<br>Vin=0V    | 99.99   | dec | 48.15   | inc | 79.40   | dec | 70.39   | inc | 99.99    | dec | 71.06   | inc |
| 6      | Static Power (W)<br>Vin=1V    | 100     | dec | 73.94   | dec | 100.00  | dec | 65.64   | dec | 99.84    | dec | 63.84   | dec |
| 7      | Power (W)                     | 67.66   | dec | 7.42    | dec | 48.31   | dec | 7.94    | dec | 36.11    | dec | 52.90   | inc |

# 5. Conclusion

The current research focused on on a intelligent system of sleepy technique along with AVS design is proposed for low- power SRAM for reducing power consumption utilizingmulti-threshold CMOS circuit. Here, a high speed and low- power SRAM architecture was developed utilizing Conventional Technique, Sleepy SRAM, Stack SRAM, Sleepy Keeper Technique, LECTOR technique, SK-LCT technique, and Sleepy Stack SRAM.

The modern digital VLSI-systems along with the utilization of SRAM cells that share a substantial portion, that have the similar supply-voltage with the other processing units. Therefore, since the another digital components that are executed at their lowest energy-point with the continuation of SRAM that operates with reliability at specific scaled VDD.

# References

[1] H. Kumar, and V. K. Tomar, "A review on performance evaluation of different low power SRAM cells in nano-scale era," Wireless Personal Communications, vol. 117, no. 3, pp. 1959-1984, Apr. 2021.

- [2] A. Sachdeva, and V. K. Tomar, "A soft-error resilient low power static random access memory cell," Analog Integrated Circuits and Signal Processing, vol. 109, no. 1, pp. 187-211, Jun. 2021.
- [3] R. Agrawal, A. Kumar, S. A. AlQahtani, M. Maashi, O. I. Khalaf, and T. H. Aldhyani, "Cache Memory Design for Single Bit Architecture with Different Sense Amplifiers," Computers, Materials & Continua, vol. 73, no. 2, pp. 2313-2331, Jun. 2022.
- [4] S. Banu, and & S. Gupta, "Design and Leakage Power Optimization of 6T Static Random Access Memory Cell Using Cadence Virtuoso," IJEER, vol. 10, no. 2, pp. 341-346, Jun. 2022.
- [5] D. Satyaraj, and V. Bhanumathi, "Efficient design of dual controlled stacked SRAM cell," Analog Integrated Circuits and Signal Processing, vol. 107, no. 2, pp. 369-376, May. 2021.
- [6] D. Chaudhary, V. Muppalla, and A. Mukheerjee,

"Design of low power stacked inverter based sram cell with improved write ability," in 2020 IEEE Region 10 Symposium (TENSYMP), Dhaka, Bangladesh, Jun. 2020, pp. 925-928.

- [7] E. Abbasian, and M. Gholipour, "Single-ended half-select disturb-free 11T static random access memory cell for reliable and low power applications," International Journal of Circuit Theory and Applications, vol. 49, no. 4, pp. 970-989, Apr. 2021.
- [8] A. K. Tamilarasan, D. S. Edward, and A. S. T. Sarasam, "KLECTOR: Design of Low Power Static Random-Access Memory Architecture with reduced Leakage Current," Research Square, to be published. https://doi.org/10.21203/rs.3.rs-232660/v1
- [9] K. Gavaskar, M. S. Narayanan, M. S. Nachammal, and K. Vignesh, "Design and comparative analysis of SRAM array using low leakage controlled transistor technique with improved delay," Journal of Ambient Intelligence and Humanized Computing, vol. 13, pp. 4559–4568, Jun. 2021.
- [10] J. Kuruvilla, "A Stable Low Power Dissipating 9T SRAM For Implementation of 4x4 Memory Array with High Frequency Analysis," Research Square, to be published. https://doi.org/10.21203/rs.3.rs-436605/v1
- [11] A. Chaudhary and A. Rana, "Ultra Low power SRAM Cell for High Speed Applications using 90nm CMOS Technology," in 2020 8th International Conference on Reliability, Infocom Technologies and Optimization (Trends and Future Directions)(ICRITO), Noida, India, Sep. 2020, pp. 1107-1109.
- [12] Kakkar, R., Goyal, S., Singh, J., Khosla, D., & Singh, S. "IMPLEMENTATION AND MODELING OF LOW POWER SLEEPY STACK SRAM," Journal of Advanced Sciences, vol. 1, no. 1, Jun. 2022.
- [13] S. Pousia, and K. Murugan, (2021, March). "VLSI Implementation Of High Speed Low Power Design Using Hybrid Power Gating Technique," in IOP Conference Series: Materials Science and Engineering, Tamil Nadu, India, Mar. 2021, p. 012058.
- [14] M. Wu, (2010). "On the application of graphics processor to wireless receiver design," Master's Thesis, Rice University, Texas, USA, 2010.
- [15] G. K. Venkatesh, S.Bhargavi, Basavaraj V. Hiremath, Anil Kumar C. "Design and Performance Analysis of low power and high throughput of analog data compression and decompression using ANN in 32nm FinFET Technology", International Journal Of Circuits, Systems And Signal Processing NAUN Publishers, North America, E-ISSN 1996 4464 Volume-15, 2021
- [16] Meena , B. S. . (2023). Plant Health Prediction and

Monitoring Based on convolution Neural Network in North-East India. International Journal on Recent and Innovation Trends in Computing and Communication, 11(2s), 12–19. https://doi.org/10.17762/ijritcc.v11i2s.6024

 Brian Moore, Peter Thomas, Giovanni Rossi, Anna Kowalska, Manuel López. Exploring Natural Language Processing for Decision Science Applications. Kuwait Journal of Machine Learning, 2(4). Retrieved from http://kuwaitjournals.com/index.php/kjml/article/vie w/217